

Department of Electrical & Computer Engineering

## LeonardoSpectrum Tutorial

Created by:

Dr. Subbarao Wunnava Ph.D, P.E Vivek Jayaram

Florida International University



## LeonardoSpectrum Features

LeonardoSpectrum runs on Windows 95/98/2000/NT/XP and UNIX Sun and HP platforms. The tool suite can be configured into three different levels of capability. and, a native Windows graphical user interface (GUI) is common to all three levels. The following features are common to all three levels:

- The same "look and feel"
- Windows editing, dragging, and dropping attributes are available
- Synthesis Wizard, Quick Setup, and Advanced FlowTabs guide you through your design process
- Embedded, interactive, and filtered windows extend task information
- Quick file changes with right mouse button (RMB) actions
- Popups and pull downs menus are prevalent
- Pertinent information is parsed for quick reading
- Clickable buttons assign tasks

There are 3 levels in Leonardo Spectrum: The design methodology and control mechanisms become more detailed with each successive level: Level 1 produces the basic netlist, Level 2 adds more refined design control capabilities; and Level 3 contributes the ultimate in interactive, advanced features.

Start LeonardoSpectrum by clicking on the shortcut on the Desktop as shown in the figure:



Upon opening LeonardoSpectrum, if prompted, select Level 3 and proceed to see the following window:



Click on the Working directory and set the directory of the example being synthesized. In our example the working directory is as shown:

| Set Working Directory:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ×             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| Set Working Directory:<br>C:Wivek\circuits<br>C:Wivek\circuits<br>C:Wivek\circuits<br>C:Wivek\circuits<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek<br>C:Wivek | Set<br>Cancel |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |

Then, click on "Set file" icon and set the file to be synthesized.

| 🤣 E         | i <del>x<i>emplar Logic</i>- LeonardoSpectr</del> | rum Level 3 - [Command Line]     |              |
|-------------|---------------------------------------------------|----------------------------------|--------------|
| <u>48 I</u> | <u>Eile Edit V</u> iew <u>T</u> ools <u>W</u> i   | indow <u>H</u> elp               |              |
| 15          | 🛛 🛅 🚹 💽 📑 🔍                                       | 557 🛅 凾 🗌                        | ) 🛋 🖪        |
|             |                                                   |                                  | = <u>-</u> × |
| Qu          | uick Setup                                        |                                  |              |
|             | un the entire flow from this one con              | densed page. Specify your source |              |
| - fil       | le(s), technology and desired freque              | ncy, then press Run Flow.        |              |
|             | Technology                                        | Input                            |              |
|             | ⊕-ASIC                                            |                                  |              |
|             | ⊟- FPGA/CPLD                                      |                                  |              |
|             | - 1200×L                                          |                                  |              |
|             |                                                   |                                  |              |
|             | - 42MX                                            |                                  |              |
|             | 54SX                                              |                                  |              |
|             |                                                   |                                  |              |
|             | ACT1                                              |                                  |              |
|             | ACT2                                              |                                  |              |
|             |                                                   |                                  |              |
|             | need Grade:                                       | Upen files:                      |              |
| Ĩ.          | 3 -                                               | Working Directory: 🔁             |              |
|             | Constraints                                       |                                  |              |
|             | Clock Frequency                                   | Mhz                              |              |

In our example, select "and2.vhd" and click on "Open".

| Set Input File         | 2(S):                                        | ? ×    |
|------------------------|----------------------------------------------|--------|
| Look in: 🔁             | circuits 💽 🖛 🛍 👩                             | * 🔳 🕈  |
| work                   |                                              |        |
| VH and 2.vhd           |                                              |        |
|                        |                                              |        |
|                        |                                              |        |
|                        |                                              |        |
| File name:             | and2 ubd                                     | Open   |
| r lie <u>H</u> ame.    | anuz. vnu                                    | Open   |
| Files of <u>type</u> : | Input Files (*.V;*.VERI;*.H;*.VER;*.VHD;*.HI | Cancel |
|                        |                                              |        |

Select the technology on which the current module has to be synthesized by clicking on either "ASIC" or "FPGA" as shown in figure below and select the vendor and target device. In our example, we have selected "FPGA/CPLD $\rightarrow$  Actel  $\rightarrow$  1200XL" and click on "Run" to start synthesis operation.

| Exemplar Logic- LeonardoSpectrum Level 3 - [Command Line]             |   |  |  |  |  |
|-----------------------------------------------------------------------|---|--|--|--|--|
| 5 Eile Edit View Tools Window Help                                    | _ |  |  |  |  |
|                                                                       |   |  |  |  |  |
| ·                                                                     |   |  |  |  |  |
| Quick Setup                                                           |   |  |  |  |  |
| Run the entire flow from this one condensed page. Specify your source |   |  |  |  |  |
| Technology and desired nequency, then press hun now.                  |   |  |  |  |  |
| Technology input<br>Technology and and 2.vhd                          |   |  |  |  |  |
| É. FPGA/CPLD                                                          |   |  |  |  |  |
|                                                                       |   |  |  |  |  |
| 3200D×.                                                               |   |  |  |  |  |
|                                                                       |   |  |  |  |  |
|                                                                       |   |  |  |  |  |
|                                                                       |   |  |  |  |  |
| ACT1                                                                  |   |  |  |  |  |
| ACT2                                                                  |   |  |  |  |  |
|                                                                       |   |  |  |  |  |
| Speed Grade:                                                          |   |  |  |  |  |
| 2 Vorking Directory:                                                  |   |  |  |  |  |
| Constraints                                                           |   |  |  |  |  |
| Clock Frequency Mhz                                                   |   |  |  |  |  |
| Optimize Effort                                                       |   |  |  |  |  |
| Fastest ' ' High<br>Runtime Effort                                    |   |  |  |  |  |
|                                                                       |   |  |  |  |  |
| Output File: C:/Vivek/circuits/and2.edf                               |   |  |  |  |  |
| Place And Route                                                       |   |  |  |  |  |
| Automatically Run TimeCloser Flow                                     |   |  |  |  |  |
| Run Flow Help                                                         |   |  |  |  |  |
| K K D N Active Review                                                 |   |  |  |  |  |

Once the synthesis is completed, you will get "Finished synthesis run" message in the transcript window, if there is no error in the design. Error will be displayed in "Red" dots and will take you to the respective source code file where that particular code is written. Warnings will be displayed in "Blue" colored dots. These colors can be changed using LeonardoSpectrum toolbar settings.

Note: Remember to include test bench programs in the file to be synthesized. (Test benches are stimulus files and cannot be synthesized as many keywords used in writing test benches are not synthesizeable)



## **View RTL Schematic**

To view RTL schematic, click on the Red button shown in the figure below.



RTL Schematic will be displayed as shown in the transcript window. Clicking on the `x' button as shown closes RTL schematic window.



We can see "Technology Schematic" by clicking on "Blue" icon and "Critical path schematic" by clicking on "Green" icon.





Finally, clicking on "File" and select "Save Project as" saves the synthesized project into the current working directory. Project name has to be specified.